You are using the web browser we don't support. Please upgrade or use a different browser to improve your experience.
"icon arrow top"

Synthesis & STA Engineer -Singapore New

A165242

ByteDance

Competitive

Singapore, Singapore

Singapore

Programming

ASAP

08/05/2026

Junior-Associate

Permanent | Full Time

No

Responsibilities

Team Introduction The Silicon Platform Team acts as the core R&D middleware group for chip development within the company. The team covers the full spectrum of the chip design flow, including Logic Synthesis, Design for Testability (DFT), Backend Design, Physical and STA (Static Timing Analysis) Signoff, as well as Power Integrity, IR drop, and Electromagnetic Compatibility (Power/IR/EM). The team also oversees tape-out, mass production, packaging, testing, and board-level verification. They collaborate closely with front-end chip teams across business units to drive R&D progress and mass production deployment for chip. Responsibilities 1. Perform logic synthesis and design optimization for architectures and RTLs. 2. Timing constrains (SDC) preparation and tuning, and conduct hierarchical/full-chip STA signoff and timing closure. 3. Implement low-power design techniques and constraints (UPF, clock gating, power gating, dynamic voltage scaling). 4. Formal verification & equivalence checking using formal verification tools (Conformal, Formality). 5. Work with front-end engineers for architectural exploration and planning. 6. Work with backend engineers on floorplanning, place & route (P&R), congestion analysis, and timing bottlenecks.

Qualifications

Minimum Qualifications 1. Bachelor's or Master's degree in electrical engineering, computer engineering, or a related field. 2. 3+ years of experience in IC design with a focus on sdc, synthesis, timing signoff, low-power implementation, and power optimization. 3. Proficiency in Verilog/SystemVerilog, RTL-to-GDSII flow, and EDA tools (Fusion Compiler, Genus/Innovus+, PrimeTime/Tempus, Formality, Conformal LP). Preferred Qualifications 1. Strong understanding of timing analysis, multi-clock domain handling. 2. Familiarity with DFT methodologies (scan, bscan, mbist) and understanding of DFT related timing analysis is preferred.



Keep Calm and waka waka...